# TT CPU Products

#### Decoder

| Industry                                | Global               | Core Count | L2 Cache<br>[MB] |
|-----------------------------------------|----------------------|------------|------------------|
| X - eXtreme/highest performing          | N/A                  | 8c         | 12m              |
| H - High perf, modhigh power            | G - (Export Control) | 6c         | 4m               |
| S -<br>Special/Small/Standard/S<br>mart |                      | 4c         |                  |
| U - Ultra low-power                     |                      | 2c         |                  |
| P - Performance-focused                 |                      |            |                  |
| M - Mid-range micro-<br>controller      |                      |            |                  |

#### HPC CPU IP

| Name               | Generatio<br>n | Tec<br>h | Description                                                                                                                                                                                    | Туре      | Applications                                                | Pack<br>age | Tapeo<br>ut                                   |
|--------------------|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------|-------------|-----------------------------------------------|
| Ascalon            | ASC            | SF4<br>X | <ul> <li>RVA23 RISC-V high-performance core</li> <li>SPECint 2006 / GHz &gt; 20 (w/SW opt.)</li> <li>2.5 GHz</li> <li>X (D8), H (D6), S (D4), U (D2)</li> <li>8, 4, 2 core clusters</li> </ul> | CPU<br>IP | <ul><li> CPU IP</li><li> Atlantis</li><li> Ariana</li></ul> | NA          |                                               |
| Ascalon<br>X 8c12m |                |          | <ul> <li>Ascalon X</li> <li>8 cores, 12MB L2 shared cache</li> </ul>                                                                                                                           |           |                                                             | NA          | <ul><li>Atla ntis</li><li>End 202 5</li></ul> |
| Ascalon<br>X 4c4m  |                |          | <ul><li>Ascalon X</li><li>4 cores, 4MB L2 shared cache</li></ul>                                                                                                                               |           |                                                             |             |                                               |

| Ascalon<br>S 4c4m |       | <ul><li>Ascalon S</li><li>4 cores, 4MB L2 shared cache</li></ul>                                                                    |           |  |                    |
|-------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--------------------|
| Ascalon<br>X 2c4m |       | <ul><li>Ascalon X</li><li>2 cores, 4MB L2 shared cache</li></ul>                                                                    |           |  |                    |
| Ascalon<br>H2c8m  |       | <ul><li>Ascalon H</li><li>2 cores, 8MB L2 shared cache</li></ul>                                                                    |           |  |                    |
| Babylon           | ASC+  | <ul> <li>SPECint 2006 / GHZ &gt; 22 (w/SW opt.) + I\$ coherency</li> <li>2.7 GHz</li> <li>X (D8), H (D6), S (D4), U (D2)</li> </ul> | CPU<br>IP |  | • Aug<br>-20<br>26 |
| Cyrene            | ASC++ | <ul> <li>SPECint 2006 / GHZ &gt; 24 (w/SW opt.) + ISA features</li> <li>X (D8), H (D6), S (D4), U (D2)</li> <li>3GHz</li> </ul>     | CPU<br>IP |  | • Aug<br>-20<br>27 |
| Callando<br>r     | CAL   |                                                                                                                                     | CPU<br>IP |  | • 202<br>7/8       |
| Duranda<br>l      | DUR   |                                                                                                                                     | CPU<br>IP |  | • 202<br>9         |

#### **Embedded CPU IP**

| Name         | Generatio<br>n | Tec<br>h | Description                                                                           | Туре      | Applications | Pack<br>age | Tapeo<br>ut |
|--------------|----------------|----------|---------------------------------------------------------------------------------------|-----------|--------------|-------------|-------------|
| Cypress      | CYP            |          | Embedded                                                                              | CPU<br>IP |              |             |             |
| Cypress<br>P |                |          | <ul><li>32bit</li><li>RV32I</li><li>MA[F][D]C[B][P]</li><li>ASIL-D Capable</li></ul>  |           |              |             |             |
| Cypress<br>M |                |          | <ul><li>64 bit</li><li>RV64I</li><li>MA[F][D]C[B][P]</li><li>ASIL-D Capable</li></ul> |           |              |             |             |
| Juniper      | JUN            |          | Real-time                                                                             | CPU<br>IP |              |             |             |

| Juniper | • 64 bit       |
|---------|----------------|
|         | • RV64M        |
|         | • RVV 1.0      |
|         | ASIL-D Capable |

#### Automotive CPU IP

| Name           | Generatio<br>n | Tec<br>h | Description                                                                                     | Туре      | Applications                                              | Pack<br>age | Tapeo<br>ut  |
|----------------|----------------|----------|-------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------|-------------|--------------|
| Alexandri<br>a | ASC            | N3<br>A  | <ul><li>ASC X + ASIL-D</li><li>8, 4, 2 core clusters</li><li>12, 4 MB L2 shared cache</li></ul> | CPU<br>IP | • Aria                                                    |             | Mar-<br>2026 |
| ALX X<br>4c4m  |                | N3<br>A  | • 4 core cluster w/4 MB shared L2 cache                                                         | CPU<br>IP | <ul><li> Aria base die</li><li> 3 x 4c clusters</li></ul> |             |              |
| ALX X<br>8c12m |                | N3<br>A  |                                                                                                 |           | • Customer:<br>Denso (??)                                 |             |              |
| ALX X<br>2c4m  |                | N3<br>A  |                                                                                                 |           |                                                           |             |              |
| Ariana         | ASC            | SF4<br>X | <ul><li>ASC X + STL</li><li>ASIL-B (Core only, not cluster)</li></ul>                           | CPUIP     |                                                           |             |              |
| ARI X<br>8c12m |                | SF4<br>X | • 8 core cluster w/12 MB shared L2 cache                                                        | CPU<br>IP | ALX enabler                                               |             |              |

#### **CPU Chiplets**

| Name     | Genera<br>tion | Tech | Description                                                                                                                                                                                                             | Туре           | Applications | Packa<br>ge | Tapeo<br>ut  |
|----------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|-------------|--------------|
| Atlantis | ASC            | 12nm | <ul><li>ASC chip for development<br/>board</li><li>ASC X 8c12m</li></ul>                                                                                                                                                | SoC            | Dev Kit      |             | Late<br>2025 |
| Athena   | ASC            |      | <ul> <li>8 RISC-V Ascalon CPU         Cores</li> <li>Companion CPU for Quasar</li> <li>SMU (System Management         Unit which includes both a         Security Enclave Processor         (SEP) and System</li> </ul> | CPU<br>Chiplet |              |             |              |

|       |     | Management Controller (SMC)),  PCIe  LPDDR5 subsystems, the NoC (Network on Chip)  D2D (Die-to-Die) interface to other chiplets                                                                                                                                                                                                                                                          |             |                                                                                                                                                     |      |
|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Aegis | 4nm | <ul> <li>32 RISC-V Ascalon CPU Cores, scalable up to 128 Cores / 4 Chiplets</li> <li>Feature support incl SMC, IOMMU, AIA</li> <li>Non-blocking D2D Interfaces</li> <li>Composable IO, MEM, CPU compute</li> <li>16 x Ascalonx8m12 clusters</li> <li>Arteris cross-bar coherent fabric</li> <li>Arteris meshed non- coherent fabric</li> <li>96 MB memory cache</li> <li>UCIe</li> </ul> | CPU Chiplet | <ul> <li>Highly Performance</li> <li>RISC-V CPU</li> <li>Server chip</li> <li>HPC</li> <li>AI</li> <li>Automobil</li> <li>e</li> <li>NPU</li> </ul> | 2024 |

### **Automotive Chiplet**

| Name   | Genera<br>tion | Tec<br>h | Description                                 | Туре        | Applications                                                        | Pack<br>age | Tapeo<br>ut |
|--------|----------------|----------|---------------------------------------------|-------------|---------------------------------------------------------------------|-------------|-------------|
| Aria   | ASC            |          | Alexandria CPU IP  Base Die = 3 x ALX X4c4m | Chiple<br>t | <ul><li>Customer:<br/>Bosch</li><li>EU Chasis<br/>program</li></ul> |             |             |
| Aachen | ASC            |          | Alexandria Base Die in a package            | Chiple<br>t |                                                                     |             |             |

## System IP

| Name | Genera | Tech | Description | Туре | Applications | Packag | EA |
|------|--------|------|-------------|------|--------------|--------|----|
|      | tion   |      |             |      |              | е      |    |

| Ajanta             | ASC | SF4X | System IPs included: IOMMU, APLIC                         | System IP    | Enable Atlantis                | Sept-<br>2025 |
|--------------------|-----|------|-----------------------------------------------------------|--------------|--------------------------------|---------------|
| Ajanta-A<br>(Auto) | ALX | N3A  | System IPs included: IOMMU, APLIC Automotive FuSa: ASIL-D | System<br>IP | Enable<br>Alexandria &<br>Aria | June-<br>2026 |
| Badami             |     |      |                                                           | System IP    |                                | Aug-<br>2026  |
| Calicut            |     |      |                                                           | System IP    |                                | Aug-<br>2027  |

#### References:

■ TT Product Roadmap

 $\underline{https://tenstorrent.sharepoint.com/sites/PlatformArchitecture/SitePages/Project-Name.aspx}$